## C O M M I T T E E S

#### **Steering Committee**

**Chair** Roberto May

**Co-Chairs** Tino Taddei Giovanni Delrosso

Treasurer Antonello Ciappesoni

Technical Programme Carlo Cognetti Roberto Dell'Acqua Mark Shaw abstracts@empc2009.org

**Professional Development Courses** Alessandro Gandelli

**Exhibition** Luigi Calligarich exhibition@empc2009.org

*Marketing* Janmario Reina marketing@empc2009.org

Organizing Secretariat Pragma Congressi segreteria@empc2009.org

#### **European Liaison Committee**

Eric Beyne - Belgium Josef Sikula - Czech Republic Brigitte Braux - France Heinz Osterwinter - Germany Peter Gordon - Hungary Uri Barneah - Israel Giovanni Delrosso - Italv Petri Savolainen - Nordic Soeren Norlvng - Denmark Malgorzata Jakubowska - Poland Paul Svasta - Romania Sergei Valev - Russia Marija Kosec - Slovenia Alan Fairbarn - United Kingdom Paul Collander - Finland Andrzei Dziedzic - Poland

#### **Technical Programme Committee**

Giovanni Delrosso - Italy Gilbert De Mey - Belgium Darko Belavic - Slovenia Tomas Zednicek - Czech & Slovak Jean-Claude Rames - France Gisela Dittmar - Germany Pal Nemeth - Hungary Jacob Hormadely - Israel Jerzy Potencki - Poland Norocel-Dragos Codreanu - Romania Valery I. Rudakov - Russia Peter Ongley - United Kingdom Rolf Aschenbrenner - Germany Nihal Sinnadurai - United Kingdom Søren Nørlyng - Denmark

# P R O G R A M M E

|      | Tutorials, Monday June 15th                                                                                                 |      |                                                                                  |
|------|-----------------------------------------------------------------------------------------------------------------------------|------|----------------------------------------------------------------------------------|
|      | Red Room                                                                                                                    |      | Green Room                                                                       |
| 9.00 | Changing Role of Packaging from Packaging<br>of ICs to Packaging of Systems with High Impact<br>Rao Tummala<br>Georgia Tech | 9.00 | Wirebonding Technologies Seminar<br>H&K, ESEC, K&S<br>ASM, F K Delvotec, Palomar |

#### 19.00

#### Welcome Cocktail

|       | Tuesday, June 16 <sup>th</sup>                                                   |                                                            |                                           |                                         |  |
|-------|----------------------------------------------------------------------------------|------------------------------------------------------------|-------------------------------------------|-----------------------------------------|--|
|       | Plenary Session - Main Room                                                      |                                                            |                                           |                                         |  |
| 9.00  | Conference Opening and                                                           | Welcome                                                    |                                           |                                         |  |
| 9.10  | Keynote <i>Overview of Pack</i><br><i>J.C. Eloy</i> , Yole                       | kaging Technologies and Ma                                 | arkets                                    |                                         |  |
| 9.50  | Keynote <i>Automotive Pack</i><br><i>B. Hauser</i> , Bosch                       | age Reliability                                            |                                           |                                         |  |
| 10.30 | Po                                                                               | ster session and Coffee Brea                               | k in the Exhibition Area                  |                                         |  |
|       | Session 1<br>Blue Room                                                           | Session 2<br>Green Room                                    | Session 3<br>Red Room                     | Session 4<br>White Room                 |  |
| 11.20 | Evolution of Current<br>Packaging Technologies:<br>Flip Chip packaging           | Materials:<br>Solder Joint Properties<br>and reliability I | Optoelectronic<br>Packaging               |                                         |  |
| 13.00 |                                                                                  | Lunch                                                      |                                           |                                         |  |
| 14.00 | Evolution of Current<br>Packaging Technologies:<br>Embedded,<br>Pop/Sip packages | Reliability I                                              | Microfluidic,<br>Medical Device Packaging |                                         |  |
| 15.40 |                                                                                  | Coffee Break in the E                                      | XHIBITION AREA                            |                                         |  |
| 16.00 | Evolution of Current<br>Packaging Technologies<br>Small form Factor              | Reliability II                                             | Ceramic Packages<br>Including LTCC        | Assembly Technology I:<br>Wirebonding I |  |
|       | GALA DINNER                                                                      |                                                            |                                           |                                         |  |

# OVERVIEW

|       | Wednesday, June 17 <sup>th</sup>                                   |                                                             |                          |                                                         |  |  |
|-------|--------------------------------------------------------------------|-------------------------------------------------------------|--------------------------|---------------------------------------------------------|--|--|
|       | Plenary Session - Main Room                                        |                                                             |                          |                                                         |  |  |
| 9.00  | Keynote <i>Power Packaging</i><br><i>N. Abbate,</i> STMicroelectro | y<br>onics                                                  |                          |                                                         |  |  |
| 9.40  | Keynote <i>Package Beyond</i><br><i>R. Tummala,</i> Georgia Tech   | 3D ICs to 3D Systems                                        |                          |                                                         |  |  |
| 10.20 | Po                                                                 | ster Session and Coffee Brea                                | k in the Exhibition Area |                                                         |  |  |
|       | Session 1<br>Blue Room                                             | Session 2<br>Green Room                                     | Session 3<br>Red Room    | Session 4<br>White Room                                 |  |  |
| 11.20 | Advanced Packaging:<br>wafer level Package I                       | High Power Packaging<br>Technology                          | Electrical simulation    |                                                         |  |  |
| 13.00 |                                                                    | Lunch                                                       |                          |                                                         |  |  |
| 14.00 | Advanced Packaging:<br>wafer level Package II                      | High Power Packaging:<br>Thermal modeling and<br>Management | Sensor Packaging         | Materials:<br>Adhesives Properties and<br>reliability I |  |  |
| 15.40 |                                                                    | Coffee Break in the E                                       | xhibition Area           |                                                         |  |  |
| 16.00 | Advanced Packaging:<br>3D packaging I                              | Materials: Solder Joint<br>Properties and reliability II    | Assembly Technology II   | Substrates and<br>Interconnects                         |  |  |

|       | Thursday, June 18th                                                                                                          |                         |                                                       |                                                |  |
|-------|------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------------------------------------|------------------------------------------------|--|
|       | Plenary Session - Main Room                                                                                                  |                         |                                                       |                                                |  |
| 9.00  | Keynote <i>Mems The future man machine interface</i><br><i>B. Vigna,</i> STMicroelectronics                                  |                         |                                                       |                                                |  |
| 9.40  | <ul> <li>Keynote Heterogeneous Integration for System in Package</li> <li>H. Reichl, Fraunhofer IZM</li> </ul>               |                         |                                                       |                                                |  |
| 10.20 |                                                                                                                              | Coffee Bre              | AK                                                    |                                                |  |
|       | Session 1<br>Blue Room                                                                                                       | Session 2<br>Green Room | Session 3<br>Red Room                                 | Session 4<br>White Room                        |  |
| 11.20 | Advanced Packaging:<br>3D packaging II                                                                                       | Mems System Packaging   | Materials: Adhesives<br>Properties and Reliability II | IMAPS Global Business<br>Council Photovoltaics |  |
|       |                                                                                                                              | Plenary Session -       | Main Room                                             |                                                |  |
| 12.30 | 0 Technology Knowledge Gaps Projects arising from the iNEMI Technology Roadmap<br>B. Pfahl, J. Arnold and G. O'Malley, INEMI |                         |                                                       |                                                |  |
| 12.50 | Economic Recovery Through Technological Innovation and Creativity<br><i>Chuck Bauer</i>                                      |                         |                                                       |                                                |  |
| 13.10 | Conference Close and pre                                                                                                     | eview ESTC2010 and EMPC | 2011                                                  |                                                |  |





- 1 Blue Room
- 2 Red Room
- 3 Green Room
- 4 Winter Garden

## FIRST FLOOR



# P R O G R A M M E

|       | TUESDAY, JUNE 16 <sup>™</sup>                                                                                                                                                                                          |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | Plenary Session - Main Room<br>Chairs: R. May - C. Cognetti                                                                                                                                                            |
| 9.00  | Conference Opening and Welcome                                                                                                                                                                                         |
| 9.10  | Overview of Packaging Technologies and Markets<br>KeyNOTE SPEECH: J.C. Eloy, Yole                                                                                                                                      |
| 9.50  | Automotive Package Reliability<br>KeyNOTE SPEECH: B. Hauser, Bosch                                                                                                                                                     |
| 10.30 | Poster Session and Coffee Break                                                                                                                                                                                        |
|       | Session 1 - Blue Room<br>Evolution of Current Packaging Technologies: Flip Chip packaging<br>Chairs: C. Cognetti - S. Noerlyng                                                                                         |
| 11.20 | Advancements In Bumping Technologies for Flip Chip and WIcsp Packaging<br>D. Manessis', R. Patzelt', A. Ostmann <sup>2</sup> , and H. Reichl <sup>2</sup><br>'Technical University Berlin, <sup>2</sup> Fraunhofer IZM |
| 11.45 | Novel Interconnection Technique for Flip-Chip Packages;<br>Self-Assembly Solder Bonding Technique<br>S. Sawada, T. Kitae, S. Karashima, S. Nakatani, T. Ogawa<br>Panasonic                                             |
| 12.10 | <b>New Flipchip Technology</b><br><i>R. Windemuth</i><br>Panasonic Industrial Europe GmbH                                                                                                                              |
| 12.35 | Characterization of oxidation of the electroplated Sn for advanced flip-chip<br>bonding<br>W. Zhang, and W. Ruythooren<br>IMEC                                                                                         |
|       | Session 2 - Green Room<br>Materials: Solder Joint Properties and reliability I<br>Chairs: B. Braux - P. Gordon                                                                                                         |
| 11.20 | Reliability of 100 μm Bi- and In- Solder Balls<br>S. Kemethmüller, R. Dohle, J. Pohlner, Th. Dünne, J. Goßler<br>Micro Systems Engineering                                                                             |
| 11.45 | Effect of microstructure design on reliability of FBGA lead-free solder joints <i>F.X. Che, J.E. Luan</i> STMicroelectronics                                                                                           |

| Investigation of Compliant Interconnect for Ball Grid Array (BGA)<br>R. Johannessen, F. Oldervoll, M. V. Taklo, H. Kristiansen,<br>H. Tyldum, HVu Nguyen, K. Aasmundtveit<br>SINTEF ICT, Conpart AS, Norwegian University of Sciences and Technology (NTNU),<br>Vestfold University College                                           |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Addressing Opportunities and Risks of Pb-Free Solder Alloy Alternatives<br>G. Henshall (Hewlett Packard), R. Healey, R. S. Pandher (Cookson Electronics),<br>K. Sweatman, K. Howell (Nihon Superior), R. Coyle, J. Smetana (Alcatel Lucent),<br>T. Sack, P. Snugovsky (Celestica), S. Tisdale, F. Hua (Intel) and G. O'Malley (iNEMI) |
| Session 3 - Red Room<br>Optoelectronic Packaging<br>Chairs: G. Del Rosso - M. Shaw                                                                                                                                                                                                                                                    |
| <b>Roll-To-Roll Manufacturing of Organic Photovoltaic Modules</b><br><i>M. Tuomikoski, P. Kopola, H. Jin, M. Ylikunnari, J. Hiitola-Keinänen, and J. Hast</i><br>VTT Technical Research Centre of Finland                                                                                                                             |
| <b>Fully embedded optical and electrical interconnections in flexible foils</b><br><i>E. Bosman, G. Van Steenberge, P. Geerinck, J. Vanfleteren and P. Van Daele</i><br>Ghent University                                                                                                                                              |
| Process Development for a Very Precise Placement of a Lens for Micro-Optics<br>Based Components<br>D. Caccioli, L. Maggi<br>PGT Photonics                                                                                                                                                                                             |
| Packaging of silicon photonics devices: grating structures for high efficiency coupling and a solution for standard <i>J. Vicente Galan, A. Griol, J. Hurtado, J. Marti', G.B. Preve, P. Sanchis</i> NTC Universidad Politecnica Valencia                                                                                             |
| Lunch                                                                                                                                                                                                                                                                                                                                 |
| Session 1 - Blue Room<br>Evolution of Current Packaging Technologies: Embedded, Pop/Sip packages<br>Chairs: P. Savolainen - J.C. Rames                                                                                                                                                                                                |
| Joint project for mechanical qualification of next generation high density<br>package-on-package (PoP) with through mold via technology<br>D. Campos, E. Saugier, M. Dreiza, J. Seong Kim, L. Smith, P. Jarvinen<br>ST Microelectronics, Amkor Technology, Nokia                                                                      |
| <b>A Study of Thermal Performance for Chip-in-Substrate Package on Package</b><br><i>TYu Hung</i> <sup>1</sup> , <i>MChih Yew</i> <sup>1</sup> , <i>CYen Chou</i> <sup>1</sup> and <i>KNing Chiang</i> <sup>2</sup><br>National Tsing Hua University of Taiwan                                                                        |
|                                                                                                                                                                                                                                                                                                                                       |

| 14.50 | <b>3D integration of ultra-thin functional devices inside standard multilayer flex laminates</b><br><i>W. Christiaens, T. Torfs, W. Huwel, C.V. Hoof, J. Vanfleteren</i><br>CMST (Ghent University - IMEC)                                                                                                                                                               |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15.15 | Miniaturization of Printed Wiring Board Assemblies into System in a Package (SiP)<br>S.G. Rosser, I. Memis and H. Von Hofen<br>Endicott Interconnect Technologies                                                                                                                                                                                                        |
|       | Session 2 - Green Room<br>Reliability I<br>Chairs: <i>B. Hauser - N. Pat</i>                                                                                                                                                                                                                                                                                             |
| 14.00 | <b>Thermo-mechanical Stress Analysis</b><br><i>K. Niehoff, T. Schreier-Alt, F. Schindler-Saefkow, H. Kittel</i><br>Fraunhofer IZM, Robert Bosch GmbH                                                                                                                                                                                                                     |
| 14.25 | In-mould Integration of Electronics into Mechanics and Reliability of<br>Overmoulded Electronic and Optoelectronic Components<br><i>T. Alajoki, M. Koponen, E. Juntunen, J. Petäjä, M. Heikkinen, J. Ollila, A. Sitomaniemi,</i><br><i>T. Kosonen, J. Aikio and JTapani Mäkinen</i><br>VTT Technical Research Centre of Finland                                          |
| 14.50 | Assembly - Chip Interactions leading to PPM-level Failures in Microelectronic<br>Packages<br>A. Mavinkurve, H. Cobussen, W.D. van Driel, M. van Dort and L. Endrinal<br>NXP Semiconductors                                                                                                                                                                               |
| 15.15 | <b>Creep Mechanism Fractography Analysis on Sn-Pb Eutectic Solder Joint Failure</b><br><i>C.M. Oh<sup>1</sup>, C.W. Han<sup>1</sup>, N.C. Park<sup>1</sup>, S.B. Song<sup>1</sup>, B.J. Kang<sup>2</sup>, W.H. Kang<sup>2</sup> and W.S. Hong<sup>1</sup></i><br><sup>1</sup> Korea Electronic Technology Institute, <sup>2</sup> Samsung Electronics, Republic of Korea |
|       | Session 3 - Red Room<br>Microfluidic/Medical Device Packaging<br>Chairs: G. Del Rosso - P. Svasta                                                                                                                                                                                                                                                                        |
| 14.00 | Advanced Microfluidic Packaging for Molecular Diagnostics<br><i>M. Palmieri</i><br>ST Microelectronics                                                                                                                                                                                                                                                                   |
| 14.25 | <b>Processes for Integration of Microfluidic Based Devices</b><br>D.P. Webb, P.P. Conway, D.A. Hutt, B.J. Knauf and C. Liu<br>Loughborough University                                                                                                                                                                                                                    |
| 14.50 | System packaging & integration for a swallowable capsule using a direct<br>access sensor<br>P. Jesudoss, A. Mathewson, B. Wright, C. McCaffrey, V. Ogurtsov,<br>K. Twomey and F. Stam<br>Tyndall National Institute Cork Ireland                                                                                                                                         |

| 15.15 | Screen-Printed Polymer-Based Microfluidic And Micromechanical Devices<br>Based On Evaporable Compounds<br>N. Serra <sup>1</sup> , T. Maeder, C. Jacq, Y. Fournier, P. Ryser<br>Ecole Polytechnique Fédérale de Lausanne                                                 |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15.40 | Coffee Break in the Exhibition Area                                                                                                                                                                                                                                     |
|       | Session 1 - Blue Room<br>Evolution of Current Packaging Technologies Small form Factor<br>Chairs: C. Cognetti - A. Gandelli                                                                                                                                             |
| 16.00 | Trends in IC Packaging<br>C. Beelen-Hendrikx<br>NXP Semiconductors                                                                                                                                                                                                      |
| 16.25 | Realisation of embedded-chip QFP packages Technological challenges and                                                                                                                                                                                                  |
|       | A.Ostmann <sup>1</sup> , D. Manessis <sup>2</sup> , L. Boettcher <sup>1</sup> , S. Karaszkiewicz <sup>1</sup> , and H. Reichl <sup>2</sup><br><sup>1</sup> Fraunhofer Institute for Reliability and Microintegration (IZM), <sup>2</sup> Technical University of Berlin |
| 16.50 | WPLGA: new package family for medium pin count with design flexibility<br>P. Magni, G. Graziosi, CM. Villa, R. Tiziani<br>STMicroelectonics                                                                                                                             |
| 17.15 | DreamPak-Small Form Factor Package<br>L.A. Lim, R. Malliah<br>ASM Pacific Pte Ltd                                                                                                                                                                                       |
| 17.40 | Next Generation Leadless RF Packages Utilizing 1st Level Low Cost Flip Chip<br>Interconnect Technology<br>S. Walczyk, P. Dijkstra, N. Kramer, J. Verspeek<br>NXP Semiconductors                                                                                         |
|       | Session 2 - Green Room<br>Reliability II<br>Chairs: P. Collander - N. Sinnadurai                                                                                                                                                                                        |
| 16.00 | The necessity of corrosion protection for solderable pure tin deposits on IC outer leads<br>P. Crema, J. Barthelmes<br>ST Microelectronics, Atotech                                                                                                                     |
| 16.25 | Accelerating the Temperature Cycling Tests of FBGA Memory Components<br>with Lead-free Solder Joints without Changing the Damage Mechanism<br><i>J. Reichelt, P. Gromala, S. Rzepka</i><br>Qimonda Dresden GmbH & Co.                                                   |
| 16.50 | Hydrolysis testing of ACF joined flip chip components with conformal coating<br><i>K. Kokko, H. Harjunpää, P. Heino, and M. Kellomäki</i><br>Tampere University of Technology                                                                                           |

| 17.15 | New packaging technology enabling integration of Magnetics and<br>Semiconductors in one component<br>Abel Pot, Dr. Horst Roehm, Rinus v.d. Berg, Dr. Tamim P. Sidiki<br>DSM Engineering Plastics, NXP Semiconductors                                                                                                                                                                                                                                                                            |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17.40 | X-ray nanoCT of interconnections in IC packages: Visualizing of<br>internal 3D-Structures with Submicrometer Resolution<br>J. Luebbehuesen, O. Brunke, H. Roth<br>GE Sensing & Inspection Technologies GmbH                                                                                                                                                                                                                                                                                     |
|       | Session 3 - Red Room<br>Ceramic Packages Including LTCC<br>Chairs: <i>M. Jakubowska - J. Mueller</i>                                                                                                                                                                                                                                                                                                                                                                                            |
| 16.00 | A Comprehensive Overview on Today's Ceramic Substrate Technologies<br>F. Bechtold<br>Via Electronic                                                                                                                                                                                                                                                                                                                                                                                             |
| 16.25 | Structuration of zero-shrinkage self-constraining LTCC using mineral sacrificial materials<br>T. Maeder, Y. Fournier, C. Jacq and P. Ryser<br>Ecole Polytechnique Fédérale de Lausanne (EPFL)                                                                                                                                                                                                                                                                                                   |
| 16.50 | <b>Robust LTCC/PZT Sensor-Actuator-Module for Aluminium Die Casting</b><br><i>M. Flössel</i> <sup>(1)</sup> , <i>U. Scheithauer</i> <sup>(1)</sup> , <i>S. Gebhardt</i> <sup>(2)</sup> , <i>A. Schönecker</i> <sup>(2)</sup> , <i>A. Michaelis</i> <sup>(1)</sup><br><sup>(1)</sup> Technische Universität Dresden, <sup>(2)</sup> Fraunhofer Institut für Keramische Technologien und<br>Systeme, Germany                                                                                      |
| 17.15 | <b>3D Integration Technologies for Ceramic Substrates in a SHM Application</b><br><i>S. Hildebrandt, KJ. Wolter</i><br>Dresden University of Technology                                                                                                                                                                                                                                                                                                                                         |
| 17.40 | Miniaturisation of a LTCC High-Frequency Rat-Race-Ring by using<br>3-dimensional integrated Passives and embedded High-K Capacitors<br><i>R. Perrone</i> <sup>1</sup> , <i>J. Mülle</i> <sup>1</sup> , <i>P. Kapitanova</i> <sup>2</sup> , <i>D. Kholodnyak</i> <sup>2</sup> , <i>I. Vendik</i> <sup>2</sup> , <i>S. Humbla</i> <sup>1</sup> , <i>M. Hein</i> <sup>1</sup><br><sup>1</sup> Ilmenau University of Technology, Germany, <sup>2</sup> Saint-Petersburg Electrotechnical University |
|       | Session 4 - White Room<br>Assembly Technology I: Wirebonding I<br>Chairs: L. Calligarich - R. Dell'Acqua                                                                                                                                                                                                                                                                                                                                                                                        |
| 16.00 | Aluminum Ribbon on Power Device<br>G. Cristaldi, G. Malgioglio, E. Scorfani<br>ST Microelectronics                                                                                                                                                                                                                                                                                                                                                                                              |
| 16.25 | Mechanical properties and microstructure of heavy aluminum bonding wires<br>for power applications<br><i>C. Dresbach</i> <sup>1</sup> , <i>F. Naumann</i> <sup>1</sup> , <i>M. Mittag</i> <sup>1</sup> , <i>M. Petzold</i> <sup>1</sup> , <i>T. Müller</i> <sup>2</sup> )<br><sup>1</sup> Fraunhofer Institute for Mechanics of Materials, Germany <sup>2</sup> W. C. Heraeus                                                                                                                   |
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

## 16.50 Surface-Enhanced Copper Bonding Wire for LSI and its Bond Reliability under Humid Environment

*T. Uno* Nippon Steel Corporation

**17.15** Kirkendall voiding in Au ball bond interconnects on Al chip metallization at elevated temperatures from 100 - 200°C after optimizing intermetallic phase coverage

*M. Schneider-Ramelow\*, St. Schmitz\*, B. Schuch\*\*, W. Grübl\*\** \*Fraunhofer IZM, Germany, \*\*Conti Temic microelectronic GmbH

## 17.40 Cu Wire Bonding: Reliability Improvement for High Temperature in Plastic Packages

C. Passagrilli, B. Vitali, R. Tiziani, C. Azzopardi ST Microelectronics

## WEDNESDAY, JUNE 17<sup>TH</sup>

Plenary Session - Main Room Chairs: P. Collander - A. Gandelli

- 9.00 Power Packaging KEYNOTE: N. Abbate, STMicroelectronics
- 9.40 Package Beyond 3D ICs to 3D Systems KEYNOTE: *R. Tummala*, Georgia Tech
- 10.20 Poster session and Coffee Break in the Exhibition Area

Session 1 - Blue Room Advanced Packaging: wafer level Package I Chairs: C. Bauer - H. Reichl

**11.20** Processing and Properties of AL-X Polymer Dielectric for Flip Chip and Wafer Level Packaging Applications

*P. Garrou, A. Huffman, J. Piascik* Microelectronic Consultants of NC, RTI International

**11.45** Wafer Post-Processing for a Reconfigurable Wafer-Scale Circuit Board *R. Izquierdo<sup>(1)</sup>, M. Radji<sup>(2)</sup>, O. Valorge<sup>(2)</sup>, Y. Blaquière<sup>(1)</sup>, R. Norman, Y. Savaria<sup>(2)</sup>* Université du Québec à Montréal<sup>(1)</sup>, École Polytechnique de Montréal<sup>(2)</sup>; McGill University Montréal, Canada

| 12.10 | Multifunctional Coatings for Wafer-Level Chip Scale Packaging<br>C. Brannen, R. Stapleton, P. Hough<br>LORD Corporation, LORD Germany                                                                                                                                                                                                                                                                                                                                                                                      |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12.35 | Wafer Level Packaging Fan Out thermal management: is smaller always hotter?<br>D. Gualandris, C.M. Villa<br>STMicroelectronics                                                                                                                                                                                                                                                                                                                                                                                             |
|       | Session 2 - Green Room<br>High Power packaging Technology<br>Chairs: N. Abbate - H. Osterwinter                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 11.20 | <b>Green high power density devices: challenges in materials science</b><br><i>A. Scandurra<sup>a</sup>, G.F. Indelli<sup>a</sup>, R. Zafarana<sup>b</sup>, A. Cavallaro<sup>b</sup>, E. Scrofani<sup>b</sup>,</i><br><i>J.P. Girib and S. Pignataro<sup>a.c</sup></i><br><sup>a</sup> Consorzio Catania Ricerche, c/o STMicroelectronics, Catania, <sup>b</sup> STMicroelectronics,<br><sup>c</sup> Dip. Scienze Chimiche Università di Catania                                                                           |
| 11.45 | Small Size LTCC FlipChip-Package for RF-Power Applications<br>J. Müller <sup>1</sup> , M. Noren <sup>2</sup> , M. Mach <sup>1</sup> , S. Brunner <sup>2</sup> , C. Hoffmann <sup>2</sup><br><sup>1</sup> TU Ilmenau, Germany, <sup>2</sup> EPCOS OHG                                                                                                                                                                                                                                                                       |
| 12.10 | <b>Development of Matrix Clip Assembly for Power MOSFET packages</b><br><i>M. Kengen<sup>1</sup></i> , <i>W. Peels<sup>1</sup></i> , <i>D. Heyes<sup>2</sup></i><br><sup>1</sup> NXP Semiconductors, the Netherlands - <sup>2</sup> NXP Semiconductors, England                                                                                                                                                                                                                                                            |
| 12.35 | <b>Reliability Studies on the high current power MODULES with parallel MOSFETs</b><br><i>G.H. Sarma et al K. Mehta et al.</i><br>Si2Microsystems Bangalore India - Si2 Microsytems SanJose USA                                                                                                                                                                                                                                                                                                                             |
|       | Session 3 - Red Room<br>Electrical simulation<br>Chairs: N. Codreanu - A. Gandelli                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 11.20 | Electrical Modeling and Analysis of the Impact of Slits on Microstrip Lines in<br>Thin Film Polymer Layers<br><i>I. Ndip</i> <sup>1</sup> , <i>M. Töpper</i> <sup>1</sup> , <i>KF. Becker</i> <sup>1</sup> , <i>M. Hirte</i> <sup>1</sup> , <i>I. Eidner</i> <sup>1</sup> , <i>T. Fischer</i> <sup>1</sup> , <i>J. Bauer</i> <sup>1</sup> ,<br><i>W. Scheel</i> <sup>1</sup> , <i>S. Guttowski</i> <sup>1</sup> , <i>H.Reichl</i> <sup>1, 2</sup><br>'Fraunhofer Institute IZM, <sup>2</sup> Technische Universität Berlin |
| 11.45 | Impact of Package Parasitics on the EMC Performance of Smart Power SoCs <i>M. Merlin<sup>†</sup></i> , <i>F. Fiori<sup>‡</sup></i><br><sup>†</sup> Istituto Superiore M. Boella, Torino, Politecnico di Torino                                                                                                                                                                                                                                                                                                             |
| 12.10 | Advanced Modeling Techniques for System-level Power Integrity Analysis G. Graziosi <sup>†</sup> , P.J. Doriol <sup>†</sup> , Y. Villavicencio <sup>†</sup> , C. Forzan <sup>†</sup> , M. Rotigni <sup>†</sup> , and D. Pandini <sup>†</sup><br><sup>†</sup> STMicroelectronics, <sup>†</sup> Politecnico di Torino                                                                                                                                                                                                         |
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

| 12.35 | <b>Modelling of electrostatic coupling in 3D-IC architecture</b><br><i>M. Rousseau<sup>1,3,4</sup>, O. Rozeau<sup>2</sup>, G. Le Carval<sup>2</sup>, MA. Jaud<sup>2</sup>, P. Leduc<sup>2</sup></i><br>'STMicroelectronics, <sup>2</sup> CEA-LETI/MINATEC, <sup>3</sup> CNRS LAAS France, <sup>4</sup> Université de Toulouse                                                                                                                                                              |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13.00 | LUNCH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|       | Session 1 - Blue Room<br>Advanced Packaging: wafer level Package II<br>Chairs: P. Garrou - H. Reichl                                                                                                                                                                                                                                                                                                                                                                                       |
| 14.00 | <b>Reliability comparison of Aluminum Redistribution based WLCSP Designs</b><br><i>U. Sharma, P. Holland, and H. Gee</i><br>California Micro Devices                                                                                                                                                                                                                                                                                                                                       |
| 14.25 | <b>The Third Dimension of eWLB</b><br><i>T. Meyer</i> <sup>1</sup> <i>, A. Bahr</i> <sup>2</sup> <i>, G. Ofner</i> <sup>1</sup> <i>, R. Fürst</i> <sup>3</sup> <i>, X. Baraton</i> <sup>4</sup> <i>, Y. Seung Wook</i> <sup>5</sup> / <sup>1</sup> Infineon Technologies Regensburg, Germany - <sup>2</sup> Infineon Technologies Singapore<br><sup>3</sup> Infineon Technologies Neubiberg, Germany - <sup>4</sup> STMicroelectronics, Singapore<br><sup>5</sup> STATS ChipPAC, Singapore |
| 14.25 | Thin Hermetic Borosilicate Glass Layers for Highly Reliable Chip-Passivations<br>in Wafer-Level-Packaging<br><i>U. Hansen, J. Leib, S. Maus, O. Gyenge, M. Töpper</i><br>MSG Lithoglas, Fraunhofer IZM                                                                                                                                                                                                                                                                                     |
| 15.15 | Encapsulation Challenges for Wafer Level Packaging<br>E. Kuah, H.J. Yuan (PhD), L.Q. Fang, D.J. Pei (PhD), C.W. Ling, & SC Ho<br>ASM Technology Singapore Pte Ltd Encapsulation Solution Group (ESG)                                                                                                                                                                                                                                                                                       |
|       | Session 2 - Green Room<br>High Power Packaging: Thermal modeling and Management<br>Chairs: H. Osterwinter - P. Svasta                                                                                                                                                                                                                                                                                                                                                                      |
| 14.00 | Development of space grade power hybrid for Reaction Wheel drive electronics:<br>Challenges and criticalities<br><i>K. Nutheti, P. Dass, G.R. Joshi, V. and V.S Chippalkatti</i><br><i>K.S. Mani*, K.P. Lilly*, M. Suresh*, T.R. Haridas* and Robert Devasahayam*</i><br>Centum Electronics Limited, *ISRO Inertial systems unit                                                                                                                                                           |
| 14.25 | <ul> <li>Passive Phase Change Tower Heat Sink &amp; Pumped Coolant Technologies for<br/>Next Generation CPU Module Thermal Designs</li> <li>M. Vogel, D. Copeland, A. Masto, S. Kang, B. Whitney, G. Upadhya,</li> <li>M. Connors, J. Marsala</li> <li>Sun Microsystems - Aavid Thermalloy - Cooligy - Thermacore - Thermal Form and Function</li> </ul>                                                                                                                                   |
| 14.50 | A new methodology for multi-level thermal characterization of complex<br>electronic systems : from die to board level<br>O. Martins <sup>1</sup> , N. Peltier <sup>2</sup> , S. Guedon <sup>2</sup> , S. Kaiser <sup>2</sup> , Y. Marechal <sup>1</sup> , Y. Avenas <sup>1</sup><br><sup>1</sup> G2ELAB, INPG-UJF-CNRS, France - <sup>2</sup> DOCEA Power, France                                                                                                                          |
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

| 15.15 | <i>M. Mach, Dr. J. Müller</i><br>BMBF Center for Innovation Competence MacroNano <sup>®</sup> , TU Ilmenau                                                                                                                                                                                                                                                                                                                                  |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | Session 3 - Red Room<br>Sensor Packaging<br>Chairs: D. Belavic - V. Sedlakova                                                                                                                                                                                                                                                                                                                                                               |
| 14.00 | Low energy consumption thick-film pressure sensors<br>D. Belavic <sup>1</sup> , M.S. Zarnik <sup>1</sup> , M. Mozek <sup>4</sup> , S. Kocjan <sup>3</sup> , M. Hrovat <sup>2</sup> , J. Holc <sup>2</sup> , M. Jerlah <sup>3</sup> ,<br>S. Macek <sup>2</sup><br><sup>1</sup> HIPOT-RR, Slovenia - <sup>2</sup> Jozef Stefan Institute, Slovenia - <sup>3</sup> HYB, Slovenia - <sup>4</sup> Faculty of<br>Electrical Engineering, Slovenia |
| 14.25 | The Design and Improvement of LTCC-based Capacitive Pressure Sensors<br>employing Finite Element Analysis<br><i>C. Ionescu<sup>a</sup></i> , <i>P. Svasta<sup>a</sup></i> , <i>C. Marghescua</i> , <i>M. Santo Zarnik<sup>b</sup></i> , <i>D. Belavic<sup>b</sup></i><br><sup>a</sup> University "Politehnica" of Bucharest, UPB-CETTI - <sup>b</sup> HIPOT-RR, Slovenia                                                                    |
| 14.50 | Evaluation of Printed Electronics Manufacturing Line with Sensor Platform<br>Application<br>K. Kaija, E. Halonen, V. Pekkanen, and M. Mäntysalo<br>Tampere University of Technology, Finland                                                                                                                                                                                                                                                |
| 15.15 | <ul> <li>SMD Pressure and Flow Sensors for Industrial Compressed Air in LTCC Technology</li> <li>Y. Fournier, A. Barras, T. Maeder, P. Ryser</li> <li>Laboratoire de Production Microtechnique Ecole Polytechnique Fédérale de Lausanne (EPFL), Switzerland</li> </ul>                                                                                                                                                                      |
|       | Session 4 - White Room<br>Materials: Adhesives Properties and Reliability I<br>Chairs: <i>M. Jakubowska - P. Savolainen</i>                                                                                                                                                                                                                                                                                                                 |
| 14.00 | <b>Temporary adhesives for wafer bonding: Deep reactive ion etching application</b><br><i>D. Belharet<sup>1,2</sup>, P. Dubreulin<sup>1,2</sup>, D. Colin<sup>1,2</sup>, L. Mazenq<sup>1,2</sup>, H. Granier<sup>1,2</sup></i><br>CNRS; LAAS; <sup>2</sup> Université de Toulouse; UPS, INSA, INP, ISAE; LAAS                                                                                                                               |
| 14.25 | Experimental study of polymers as encapsulating materials for photovoltaic modules<br>S. Sala, M. Campaniello, A. Bailini<br>PV Laboratory, SEM S.r.I                                                                                                                                                                                                                                                                                       |
| 14.50 | Process Characterization of DuPont MXAdvance 140 Dry Film Photoresist for<br>High Resolution Application<br>H. Yun and C. Balut, A. Huffman, W. Liebsch<br>DuPont Electronic Technologies, RTI International                                                                                                                                                                                                                                |
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                             |

-

| 15.15 | Fracture Toughness Assessment of ACF Flip-chip packages under<br>High Moisture Condition with Moire Interferometry<br>JH. Park, KW. Jang, KW. Paik, and SB. Lee                                                                                                                                                                                                                           |  |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|       | Department of Mechanical Engineering KAIST, Korea                                                                                                                                                                                                                                                                                                                                         |  |
| 15.40 | Coffee Break in the Exhibition Area                                                                                                                                                                                                                                                                                                                                                       |  |
|       | Session 1 - Blue Room<br>Advanced Packaging: 3D packaging I<br>Chairs: E. Beyne - G. Dittmar                                                                                                                                                                                                                                                                                              |  |
| 16.00 | <b>3D packaging and supply chain management</b><br><i>P. Collander</i>                                                                                                                                                                                                                                                                                                                    |  |
| 16.25 | <b>3DIC products using TSV for mobile phone applications:</b><br><b>An industrial perspective</b><br><i>Y. Guillou, AM. Dutron</i><br>ST-NXP Wireless                                                                                                                                                                                                                                     |  |
| 16.50 | <b>3D Integration with AC coupling for Wafer-Level Assembly</b><br><i>M. Scandiuzzo<sup>a</sup>, L. Perugini<sup>a</sup>, R. Cardu<sup>b</sup>, M. Innocenti<sup>a</sup>, R. Canegallo<sup>a</sup></i><br><sup>a</sup> STMicroelectronics, <sup>b</sup> University of Bologna                                                                                                             |  |
| 17.15 | Direct interconnection of chemical mechanical polishing (CMP)-Cu thin films<br>at 150°C in ambient air<br><i>A. Shigetou1, and T. Suga2</i><br>1National Institute for Materials Science, Japan, 2The University of Tokyo                                                                                                                                                                 |  |
| 17.40 | Introduction of a unified equipment platform for UV initiated processes in<br>conjunction with the application of electrostratic carriers as thin wafer<br>handling solution<br>D. Tönnies, M. Gabriel, B. Neubert, R. Ji, R. Zoberbier, M. Zoberbier, R. Völkel,<br>M. Töpper, T. Baumgartner, I. Gräding, R. Raschke, I. Balaj<br>SUSS MicroTec, Fraunhofer IZM, Protec Carrier Systems |  |
|       | Session 2 - Green Room<br>Materials: Solder Joint Properties and Reliability II<br>Chairs: A. Fairbarn - R. May                                                                                                                                                                                                                                                                           |  |
| 16.00 | Mechanical behaviour of SAC-lead free solder alloys with regard to the size<br>effect and the crystal orientation<br>J. Villain, W. Mueller, U. Saeedi, C.W. Weippert<br>University of Applied Sciences, Germany                                                                                                                                                                          |  |
| 16.25 | NanoBond <sup>®</sup> Assembly - A Rapid, Room Temperature Soldering Process<br>G. Caswell<br>Reactive Nano Technologies                                                                                                                                                                                                                                                                  |  |

| 16.50 | New developments in high performance solder products for power die<br>assemblies<br><i>M. Fenner</i><br>Indium Corporation                                                                                                                                                                                                                                                                                                                                     |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17.15 | Au-Sn SLID bonding: Fluxless bonding with high temperature stability,<br>to above 350oC.<br><i>K. Aasmundtveit<sup>a</sup>, K. Wang<sup>a</sup>, N. Hoivik<sup>a</sup>, J.M. Graff<sup>b</sup>, A. Elfving<sup>c</sup></i><br><sup>a</sup> Vestfold University College, Norway, <sup>b</sup> SINTEF Materials and Chemistry, clnfineon<br>Technologies SensoNor AS                                                                                             |
| 17.40 | <b>Long Term Joint Reliability of SiC Power Devices at 330</b><br><i>F. Lang</i> <sup>1</sup> , <i>S. Tanimoto</i> <sup>2,3</sup> , <i>Y. Hayashi</i> <sup>1</sup> , <i>H. Ohashi</i> <sup>1</sup> , <i>H. Yamaguchi</i> <sup>1</sup><br><sup>1</sup> Institute of Advanced Industrial Science and Technology (AIST), Japan<br><sup>2</sup> Research and Development Association for Future Electron Devices (FED), Japan<br><sup>3</sup> Nissan Motor Co. Ltd |
|       | Session 3 - Red Room<br>Assembly Technology II<br>Chairs: A. Ciappesoni - R. Dell'Acqua                                                                                                                                                                                                                                                                                                                                                                        |
| 16.00 | Simulation and experimental analysis of substrate overmolding<br>T. Schreier-Alt<br>Fraunhofer IZM                                                                                                                                                                                                                                                                                                                                                             |
| 16.25 | Local hardening behavior of free air balls and heat affected zones<br>of thermosonic wire bond interconnections<br><i>C. Dresbach<sup>1</sup></i> , <i>G. Lorenz<sup>1</sup></i> , <i>M. Mittag<sup>1</sup></i> , <i>M. Petzold<sup>1</sup></i> , <i>T. Müller<sup>1</sup></i><br>Fraunhofer Institute for Mechanics of Materials <sup>2</sup> W. C. Heraeus                                                                                                   |
| 16.50 | Compression Molding solutions for various high end Package applications<br>and cost savings for standard Package applications<br><i>H. Matsutani</i><br>Towa Corporation                                                                                                                                                                                                                                                                                       |
| 17.15 | Advanced Failure Analysis Methods and Microstructural Investigations of<br>Wire Bond Contacts for Current Microelectronic System Integration<br>R. Klengel, S. Bennemann, M. Krause, Chr. Schmidt, M. Petzold<br>Fraunhofer Institute for Mechanics of Materials                                                                                                                                                                                               |
| 17.40 | Advanced Solutions for Ultra-thin Wafers and Packaging<br>G. Klug<br>Disco                                                                                                                                                                                                                                                                                                                                                                                     |

|       | Session 4 - White Room<br>Substrates and Interconnects<br>Chairs: F. Bechtold - J.C. Rames                                                                                                                                                                                                                                                                                                           |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16.00 | High Linearity and Broadband WiMAX Power Amplifier Design Using Board<br>Level Integration Technology<br>WT. Chen, KC. Chin, CH. Tsai, LC. Chang, YC. Chang, and CC. Liu<br>Industrial Technology Research Institute (ITRI), Taiwan                                                                                                                                                                  |
| 16.25 | Packaging and wired interconnections for insertion of miniaturized chips in<br>smart fabrics<br><i>J. Brun, D. Vicard, B. Mourey</i><br>CEA-LETI                                                                                                                                                                                                                                                     |
| 16.50 | <b>Novel interconnection processes for low cost PEN/PET substrates</b><br><i>J.v.d. Brand', R. Kusters'.<sup>2</sup>, H. Fledderus', EJ. Rubingh', T. Podprocky<sup>3</sup>, A. Dietzel'</i><br>'Holst Centre/TNO - Netherlands Organisation for Applied Scientific Research, <sup>2</sup> TNO Science<br>and Industry - Netherlands Organisation for Applied Scientific Research, <sup>3</sup> Imec |
| 17.15 | Large panel, highly flexible multilayer thin film boards<br><i>H. Burkard, W. Kapischke, J. Link</i><br>Hightec MC AG, Lenzburg, Switzerland                                                                                                                                                                                                                                                         |
| 17.40 | A new low cost, elastic and conformable electronic technology for soft and stretchable electronic devices<br><i>F. Bossuyt</i>                                                                                                                                                                                                                                                                       |

University of Ghent

## THURSDAY, JUNE 18<sup>™</sup>

#### **Plenary Session - Main Room** Chairs: D. Bokil - G. Del Rosso

- Mems the future man machine interface 9.00 KEYNOTE: B. Vigna, STMicroelectronics
- Heterogeneous Integration for System in Package 9.40 KEYNOTE: H. Reichl, Fraunhofer IZM
- 10.20 COFFEE BREAK IN THE EXHIBITION AREA

|       | Session 1 - Blue Room<br>Advanced Packaging: 3D packaging II<br>Chairs: C. Cognetti - R. Tummala                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10.40 | Chip to Chip bonding using micro-Cu bumps with Sn capping layers<br>J. S. Lee and YH. Kim<br>Hanyang University, Korea                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 11.05 | <ul> <li>3D integration process flow for set-top box application:<br/>description of technology and electrical results</li> <li>S. Cheramy<sup>(1)</sup>, D. Henry<sup>(1)</sup>, A. Astier<sup>(1)</sup>, J. Charbonnier<sup>(1)</sup>, P. Chausse<sup>(1)</sup>, M. Neyret<sup>(1)</sup>,<br/>C. Brunet-Manquat<sup>(1)</sup>, S. Verrun<sup>(1)</sup>, N. Sillon<sup>(1)</sup>, L. Bonnot<sup>(2)</sup>, X. Gagnard<sup>(2)</sup>, J. Vittu<sup>(3)</sup></li> <li><sup>(1)</sup>CEA Léti - MINATEC, <sup>(2)</sup>STMicroelectronics, <sup>(3)</sup>STMicroelectronics</li> </ul> |
| 11.30 | Modeling and Quantification of Conventional and Coax-TSVs for RF<br>Applications<br><i>I. Ndip<sup>1</sup>, B. Curran<sup>1</sup>, S. Guttowski<sup>1</sup>, H. Reichl<sup>1,2</sup></i><br><sup>1</sup> Fraunhofer Institute IZM, <sup>2</sup> Technische Universität Berlin                                                                                                                                                                                                                                                                                                         |
| 11.55 | Stacking of Full Rebuilt Wafers for Sip and Abandoned Sensors / Applications<br>C. Val, P. Couderc, N. Boulay, J.C. Souriau<br>3D Plus, CEA-LETI Minatec                                                                                                                                                                                                                                                                                                                                                                                                                              |
|       | Session 2 - Green Room<br>Mems System Packaging<br>Chairs: J. Mueller - B. Vigna                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 10.40 | A 3-D packaging concept for cost effective packaging of MEMS and ASIC<br>on wafer level<br>T. Baumgartner, M. Töpper, M. Klein, B. Schmid, H. Kuisma, S. Nurmi, H. Kattelus,<br>J. Dekker, R. Schachler<br>Fraunhofer-Institut                                                                                                                                                                                                                                                                                                                                                        |
| 11.05 | Encapsulation of the Next Generation advanced Mems& Sensor Microsystems<br><i>T. van Weelden</i><br>Boschman Technologies B.V.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 11.30 | <ul> <li>BCB-based wafer-level packaging of integrated CMOS/SOI piezoresistive accelerometer</li> <li>D. Weiland*, A. Chaehoi*, D. O'Connell*, M. Begbie*, C. Wang**, S. Ray***</li> <li>*Institute for System Level Integration, Livingston, **Heriot Watt University, Edinburgh,</li> <li>***Semefab Ltd</li> </ul>                                                                                                                                                                                                                                                                 |
| 11.55 | Versatile MEMS and MEMS integration technology platforms for cost<br>effective MEMS development<br><i>P. Pieters</i><br>IMEC                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

|       | Session 3 - Red Room                                                                                                                                                                                                                                                                                     |  |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|       | Materials: Adhesives Properties and reliability II<br>Chairs: S. Noerlyng - T. Taddei                                                                                                                                                                                                                    |  |
| 10.40 | <b>Thermo Mechanical Characterization of Packaging Polymers</b><br><i>B. Boehme<sup>1</sup>, K.M.B. Jansen<sup>2</sup>, S. Rzepka<sup>3</sup>, K.J. Wolter<sup>1</sup></i><br><sup>1</sup> /Technische Universitât Dresden - <sup>2</sup> /Delft University of Technology - <sup>3</sup> Qimonda Dresden |  |
| 11.05 | Characteristics of Electrically Conductive Adhesives filled with Copper<br>Nanoparticles with Organic Layer<br>L.N. Ho*, H. Nishikawa*, T. Takemoto*, Y. Kashiwagi**, M. Yamamoto**,<br>M. Nakamoto**<br>*Osaka University, **Osaka Municipal Technical Research Institute                               |  |
| 11.30 | Highly Conductive Adhesives via Novel Heterogeneous Structures<br>T.D. Fornes, P.W. Hough<br>LORD Corporation, LORD Germany GmbH                                                                                                                                                                         |  |
| 11.55 | Comparison between Die Attach Film (DAF) and Film Overover Wire (FOW)<br>on Stack-die CSP Application<br>C.L. Chung, C.W. Ku, H.C. Hsu and S.L. Fu<br>I-SHOU University, Taiwan                                                                                                                          |  |
|       | Session 4 - White Room<br>IMAPS Global Business Council Photovoltaics<br>Chair: G. Caswell                                                                                                                                                                                                               |  |
| 10.40 | APOLLON: the Large Integrated European Project of FP7 on Concentrating<br>Photovoltaic, target objectives on technology and cost<br><i>G. Timo</i><br>CESI RICERCA                                                                                                                                       |  |
| 11.05 | <b>Crystalline Si Solar Cells: Markets and Technology</b><br><i>A. London</i><br>Heraeus                                                                                                                                                                                                                 |  |
| 11.30 | Photovoltaic Present and Future - The Si potentialities<br>D. Sartore<br>Estelux S.p.a                                                                                                                                                                                                                   |  |
| 11.55 | ТВА                                                                                                                                                                                                                                                                                                      |  |

#### **Plenary Session - Main Room**

Chairs: E. Beyne - R. May

#### 12.30 Technology Knowledge Gaps Projects arising from the iNEMI Technology Roadmap B. Pfahl, J. Arnold and G. O'Malley INEMI

- **12.50** Economic Recovery Through Technological Innovation and Creativity *C. Bauer*
- 13.10 Conference Close and preview ESTC2010 and EMPC2011



## **Poster Session**

Chairs: G. Del Rosso - M. Sommaruga

#### **Ceramics and Sensors**

1. Integrated LTCC-glass microreactor and μTAS with thermal stabilization for biological application

*P. Bembnowicz, D. Nowakowska, J. Leszek* Wroclaw University of Technology, Poland

- Characterization of PTC resistor pastes applied in LTCC technology J. Vanek, W. Smetana<sup>1</sup>, I. Szendiuch Brno University of Technology, Brno, Czech Republic - <sup>1</sup>Vienna University of Technology
- Influence of the Fabrication Errors on Multilayer Thick Film Circuits W. Ali<sup>1</sup>, C. Min, N. Osman<sup>2</sup>, and C. Free<sup>2</sup>
   <sup>1</sup>College of Technological Studies, Kuwait - <sup>2</sup>University of Surrey
- 4. Long Term Stability of Polymer Based Resistors Tested by Noise, Non-Linearity and Electro-Ultrasonic Spectroscopy V. Sedlakova, P. Tofel, J. Sikula Brno University of Technology
- 5. Interface Resistance between Polymer Based Conducting and Resistive Layers V. Sedlakova, P. Tofel, M. Chvatal, J. Sikula Brno University of Technology
- 6. Bisected thermodynamic sensor as the power AC/DC transmitter *R. Michal*<sup>(1)</sup>, *S. Ivan*<sup>(1)</sup>, *R. Zdenek, Jr.*<sup>(2)</sup>, *R. Zdenek, Sr.*<sup>(3)</sup>, <sup>(1)</sup>Department of Microelectronics, Brno University of Technology - <sup>(2)</sup>Department of Radio Electronics, Brno University of Technology - <sup>(3)</sup>HIT Ltd, Czech Republic
- 7. Development of low-firing lead-free thick-film materials for piezoresistive sensors on steel substrates

*C. Jacq, T. Maeder, and P. Ryser* Ecole Polytechnique Fédérale de Lausanne

#### Materials Adhesives, Solder Properties and Reliability

8. Size and Microstructure Effects on the Stress-Strain Behaviour of Lead Free Solder Joints P. Hegde, D.C. Whalley and V.V. Silberschmidt Loughborough University, UK 9. A Study on High-density High-speed SerDes Design in Buildup Flip Chip Ball Grid Array Packages

*G. Xiang, P. Brunet, K. Sheach* High Speed Package Design, Ottawa Design Center, STMicroelectronics

10. Investigation of Solder Joints by Thermographical Analysis

*P. Svasta<sup>a</sup>*, *C. Ionescu<sup>a</sup>*, *N.D. Codreanu<sup>a</sup>*, *D. Bonfert<sup>b</sup>* <sup>a</sup>University "Politehnica" of Bucharest - <sup>b</sup>PS, Fraunhofer Institute Reliability and Microintegration / IZM-M

11. Experimental Characterization Of Thermo-Mechanical Properties Of Lead-Based Solders For Power Electronics Packaging Reliability Applications

*S. Jacques<sup>(a)(b)</sup>, J. Roubion<sup>(c)</sup>, N. Bastut<sup>(b)</sup>, R. Leroy<sup>(c)</sup>, L. Gonthier<sup>(a)(b)(a)</sup>* <sup>(a)</sup>STMicroelectronics - <sup>(b)</sup>"Laboratoire de Microélectronique de Puissance (LMP)", University of Tours, France - <sup>(c)</sup>"Laboratoire de Mécanique et Rhéologie (LMR)", University of Tours

#### 12. Solder Process Optimization: Influence of Heating and Cooling Rate on the Thermo-Mechanical Stress Generated in Components

*M. Hertl, D. Weidmann, J.C. Lecomte* INSIDIX

- Effects of test conditions on bending impact of lead free solder *J. Park* RIST - South korea
- 14. Mechanical and Microstructural Properties of SiC-Mixed Sn-Bi Solder Bump C.W. Lee, Y.S. Shin, S. Lee, S. Yoo Korea Institute of Industrial Technology
- 15. A Novel Thermo-Mechanical Method of Fatigue Characterization of Real Solder Joints

*R. Metasch\*, M. Röllig\*\*, K.J. Wolter* \*TU-Dresden - \*\*Fraunhofer Institut für Zerstörungsfreie Prüfverfahren

16. Pot Life Improvement of Low Temperature and High-speed Curable Anisotropic Conductive Adhesive

J.H. Lee\*, J.H. Kim, C.Y. Hyun Seoul National University of Technology

- 17. Experimental analysis on the mechanism of moisture induced interface weakening in ACF package *G.D. Sim* KAIST - Korea
- 18. New Facts from Lead-free Solders Reliability Investigation

*I. Szendiuch, J. Jankovsky* Brno University of Technology

#### Reliability

- **19. Fine D.A. Delamination analysis by Acoustic Microscope** *G. Santospirito, A. Terzoli* ST Microelectronics
- 20. Metal Trace Impact Life Prediction Model for Stress-Buffer-Enhanced Package C.-Y. Chou, C.-J. Huang, M. Sano, and K.-N. Chiang National Tsing Hua University, HsinChu, Taiwan
- 21. Design and Fabrication of Corrosion and Humidity Sensors for Performance Evaluation of Chip Scale Hermetic Packages for Biomedical Implantable Devices *N. Saeidi* University College London
- **22.** Connector reliability testing using salt spray *A. Parviainen, J. Perälä, S. Kuusiluoma, and L. Frisk* Tampere University of Technology
- 23. Investigation of the Relationship between Material Selections and Moisture Sensitivity Levels of Quad Flat No-lead (QFN) Packages

*M. Zhang and S.W. R. Lee* Hong Kong University of Science and Technology, Clear Water Bay

- 24. Fatigue Life Prediction of Plated Through Holes(PTH) under Thermal Cycling N.-C. Park, C.-M. Oh, B.-S. Song, C.-W. Han, W.-S. Hong Korea Electronics Technology Institute
- 25. Damage Risk Assessment of Under-Pad Structures in Vertical Wafer Probe Technology

*T. Hauck\*, I. Schmadlak\*, W.H. Müller\*\** \*Freescale Halbleiter Deutschland GmbH - \*\*Technische Universität Berlin

26. Reliability Testing of Frequency Converters with Salt Spray and Temperature Humidity Tests

*J. Kiilunen, L. Frisk* Tampere University of Technology

#### Simulation

27. Application of 3D modeling tools for advanced packaging on a broad range of industrial applications

Y. Imbs<sup>1</sup>, L. Marechal<sup>1</sup>, D. Auchere<sup>1</sup>, G. Graziosi<sup>2</sup>, J. Debono<sup>3</sup> STMicroelectronics Grenoble<sup>1</sup>, Agrate<sup>2</sup>, Kirkop<sup>3</sup>

28. Electromagnetic Simulations For The Packaging Design Of Telecommunication Component

*L. Maggi, G. Ticozzi* PGT PHOTONICS SpA 29. Modeling of Flip Chip Bump Patterns to minimize Crosstalk on a BU-BGA package design

P. Brunet, K. Sheach, G. Xiang High Speed Package Design, Ottawa Design Center, STMicroelectronics

- **30.** Thermoelastic Properties of Printed Circuit Boards II: Effect of Copper Trace *H. Guojun, G.K. Yong, L. Jing-en, L.W. Chin and X. Baraton* STMicroelectronics
- **31.** Far-End Maximum Crosstalk for Coupled Lines as a Function of Load A. Owzar, R. Stephan, W. Petersen, M. Helfenstein

ST-Wireless

#### Package Assembly and Design

- **32. Latest Plasma Cleaning Technology** *R. Windemuth* Panasonic Industrial Europe GmbH
- **33. Electrostatic wafer handling for thin wafer processing** *C. Landesberger, R. Wieland, A. Klumpp, P. Ramm, A. Drost, U. Schaber, D. Bonfert, K. Bock* Fraunhofer-Institute for Reliability and Microintegration IZM
- 34. Optimization of Flip-chip Laser Soldering for Low Temperature Stability Substrate

*T. Hurtony, B. Balogh, P. Gordon* Budapest University of Technology and Economics

35. Novel methodology for analyzing variation risk introduced by the manufacturing and/or assembly process in Microsystems

*Y. Sun<sup>1</sup>*, *C.R Fowkes<sup>2</sup>*, *N. Gindy<sup>1</sup>* <sup>1</sup>University of Nottingham, UK - <sup>2</sup>Knowledge Transfer Network,UK

- **36. High speed packaging solutions for LiNbO3 electro-optical modulator** *S. Bonino, R. Galeotti, L. Gobbi* Avanex
- 37. Fabrication & characterization of S-band power amplifier MMIC (GaAs Die) implemented in hybrid fixture.

B. N. Shahzad National Engineering & Scientific Commission (Nescom), Islamabad

38. MEMS Pressure sensors - new LGA Packagings

*L. Baldo\*, M. Azzopardi,\*\* F. Fontana\*\*\*, S. Gatt \*\** \*ST MEMS & Healthcare, \*\*ST Microelectronics Corporate Packaging and Automation \*\*\*ST Microelectronics Corporate Packaging and Automation

39. Package design for alleviating stress in materials embedded with electronic systems

*M. Lishchynska, K. Delaney* Cork Institute of Technology



# Exhibitors and Sponsors

## EXHIBITION AREA



## EXHIBITION HOURS

| Tuesday, June 16th:                | 9.00 - 18.00 |
|------------------------------------|--------------|
| Wednesday, June 17 <sup>th</sup> : | 9.00 - 18.00 |
| Thursday, June 18th:               | 9.00 - 13.00 |

#### **STMicroelectronics**



STMicroelectronics is a global leader in developing and delivering semiconductor solutions across the spectrum of microelectronics applications. An unrivalled combination of silicon and system expertise, manufacturing strength, Intellectual Property (IP) portfolio and strategic partners positions the Company at the forefront of System-on-Chip (SoC) technology and its products play a key role in enabling today's convergence markets.

**BOOTH N. 31** 

BOOTH N. 9 - 10

AdTech Ceramics 511 Manufacturers Road Chattanooga, TN 37405, USA Sales@adtechceramics.com www.adtechceramics.com





#### AGC Electronics America

4375 NW 235th Avenue, Hillsboro, Oregon 97124, USA Ph. +1 503 844 9689 - Fax +1 503 844 7207 info@agem-usa.com www.agcem.com



BOOTH T.T

#### AMES

Ufficio Centrale via Mauro Macchi, 32 20124 Milano http://www.aei.it/ita/ames.html

#### Boschman Technologies B.V.

Stenograaf 3 6921EX Duiven, Netherlands +31263194900 - Fax +3126314999 info@boschman.nl tonvanweelden@boschman.nl - www.boschman.nl



Boschman Technologies presents some applications of the next generation microsystems, formed by film assisted molding.

QFN, SENSOR, MEMS devices and other unique applications where bond pads, heat sinks, window or exposed die surfaces must be kept free of mold compound or resin bleed are ideally suited for our cost effective technology. As the holder of many FAM related patents, the new encapsulation platform brings unique and proven solutions. This new technology results cost effective in advanced packages with smaller and thinner package configurations.

#### CeramTec AG

Electronic Applications Division - CeramTec-Weg 1 95615 Marktredwitz, Germany Phone: +49-9231-69-0 electronic\_applications@ceramtec.de - www.ceramtec.com



CeramTec is an international leading supplier of advanced ceramics and specialises on the develop-

BOOTH N. 27 - 28

ment, the production and distribution of innovative products made from ceramic materials. The product range of CeramTec's Electronic Applications division includes substrates for thick- and thinfilm applications, high thermal, power and mechanical strength applications, also metallized; ceramic heat sinks for high-power electronics and high-power LEDs; as wel as resistor bodies.

#### cyberTECHNOLOGIES GmbH

Bei der Hollerstaude 19 85049 Ingolstadt, Germany Tel.: +49 841 88533-0 - Fax: +49 841 88533-10 info@cvberTECHNOLOGIES.com - www.cvberTECHNOLOGIES.com



CyberTECHNOLOGIES is the leading supplier of high-resolution non-contact measurement systems for industrial applications. The heart of the system is a high resolution laser sensor or white light sensor. Most applications for these systems are found in microelectronics and other precision industries. Major international as well as many small and medium sized companies, trust in cyberTECHNOLOGIES solutions. As a global player cyberTECHNOLOGIES takes advantage of a worldwide network of distributors and representatives.

#### DISCO HI-TEC EUROPE GmbH

www.discoeurope.com Liebigstr. 8 D - 85551 Kirchheim Germany

#### El Technologies Europe Ltd.

(subsidiary of Endicott Interconnect Technologies, Inc.) Unit 62, Waterhouse Business Centre, 2 Cromar Way Chelmsford, Essex CM1 7GB United Kingdom Ph. +44 (0) 1245 39 2500 Fax: +44 (0) 1245 39 2501 Steve.Payne@eitny.eu www.endicottinterconnect.com





El Technologies Europe Ltd., a subsidiary of Endicott Interconnect Technologies, Inc. Provides a fully integrated solution encompassing design, PCB manufacture, semiconductor packaging, PCB assembly and test, in addition to system-in-package (SiP) applications.

#### EKRA

Automatisierungssysteme GmbH Zeppelinstrasse 16 74357 Bönnigheim / Germany Tel. +49 7143 88440 info@ekra.com - www.ekra.com EKRA Screen Printing Technologies

EKRA, founded 1946 as a mechanical workshop, quickly developed to an important and reliable partner of key equipment to various industries. Today EKRA is a leading supplier of screen and stencil printers for the world-wide electronic industry, with subsidiaries around the globe.EKRA, since July 1st 2005 member of the German ASYS Group, supplies solutions starting from manual and semiautomatic printers, via fully automatic inline systems to complete line solutions for the SMT, Thickfilm/Hybrid, Solar as well as the Semi-Conductor industry. This year EKRA is celebrating its 40th anniversary as a first class supplier to the leading global electronic industry.

#### Electron Mec Srl

Via Negroli 51 20133 Milano (I) Ph. +390276110156 - Fax +390276110243 info@electron-mec.com - www.electron-mec.com

Since 1960 we distribute equipments & materials for Electronics, R&D. Photovoltaic's

Full application support on Packaging Technology

- Suss Microtec Maskaligners, Coaters, Substrate Bonders. Probers
- Wire bonders, Dicing, Die &flip chip bonders, Adhesives, Bonding Tools; H&K, TPT, ADT, Datacon, Esec. Finetech. SPT
- GSI Laser marking, trimming, micromachining
- Despatch Diffusion furnaces, firing, Bow removal, Ovens for epoxy, polyimide, BCB
- Clean room & Exhaust treatment

#### **Electron Mec Sarl**

Bat. L'IMPERIAL, 2 rue Bouffard Roupé, 38500 Voiron (F) Ph. +33642627346 fax:+33476055905 info@electron-mec.com - www.electron-mec.com

Since 1960 we distribute equipments & materials for Electronics, R&D, Photovoltaic's Full application support on Packaging Technology Full application support on ESD testing technology

- GSI Laser marking, trimming, micromachining
- Despatch Diffusion furnaces, firing, Bow removal, Ovens for epoxy, polyimide, BCB
- Suss Microtech Probers
- Wire bonders, Dicina, Die &flip chip bonders, Adhesives, Bondina Tools
- Clean room & Exhaust treatment

#### EV Group Europe & Asia Pacific GmbH

DI Erich Thallner Str. 1 - 4782 St. Florian. Austria Ph. +43 7712 5311 0 - Fax +43 7712 5311 4600 P.Maxwald@EVGroup.com - www.EVGroup.com

About EV Group (EVG)

EV Group (EVG) is a world leader in wafer-processing solutions for semiconductor, MEMS and nanotechnology applications. Through its flexible manufacturing model, EVG develops reliable, high-guality, low-cost-of-ownership systems that are easily integrated into customers' fab lines. Key products include wafer bonding, lithography/nanoimprint lithography (NIL), metrology, photoresist coating, cleaning and inspection equipment, www.EVGroup.com

#### F&K Delvotec Semiconductor GmbH

Industriezeile 49a; 5280 Braunau am Inn; Austria Tel:+43 7722 67052 Fax.: +43 7722 67052 8272 info@fkdelvotec.at - www.fkdelvotec.at

Activities: Manual- Semiautomatic-Automatic Wire Bonding and Testing Equipment; Manual Wire bonder 53xx for Ball-Wedge as well as for Wedge; Wedge with motorized Z axis Semiautomatic Wire Bonder 54xx for Ball-Wedge as well as for Wedge-Wedge with motorized z axis and automatic looping 56xx: Automatic Table Top bonder for Ball-Wedge, Wedge-Wedge, Deep Access, Heavy Wire, Heavy Ribbon as well as for Pull/Shear testing





DELVOTEC



BOOTH N. 11 - 12

**B00TH N. 1** 

**B00TH N. 8** 

#### Institut für Zuverlässigkeit und Mikrointegration

Gustav-Mever-Allee 25 13355 Berlin - Deutschland Phone 030-46403-100 - Fax 030-46403-111 http://www.izm.fraunhofer.de/

#### HaikuTech Europe B.V.

Dorpsstraat 100A - 6274 NN Reijmerstok - The Netherlands T. +31 (43) 457 8054 - F. +31 (43) 457 8053 sales@haikutech.com - www.haikutech.com

Water based binders and printing pastes. Ceramic powders. KEKO Equipment tapecasters, punchers, printers, stackers, laminators, cutters for MLCC, LTCC, MLI. Piezo, SOFC, Solar development and production. Automatic termination and vision equipment.

#### Henkel Ltd.

Station Road, Linton, Cambridge CB21 4NW Ph. +44-1223-893-771 www.henkel.com/electronics

The union of Henkel and National Starch (Ablestik) now effectively delivers the market's leading electronic materials brands under one umbrella. Blending the expertise, technology leadership and unmatched global impact of these two organizations, the new electronics group of Henkel delivers more than ever before. With the most comprehensive electronics assembly and semiconductor packaging material product ranges, the most efficient global network of manufacturing and support services and the most experienced and knowledgeable technical development and applications staff. partnering with Henkel ensures your success.

#### W. C. Heraeus GmbH

Heraeusstrasse 12-14, 63450 Hanau, Germany Ph. +49 6181 35-5466 - Fax +49 6181 35-7850 th-info@heraeus.com - www.heraeus-thickfilm.com

W. C. Heraeus is part of the Heraeus Holding headquartered in Hanau, Germany and located in over 30 countries. Common key competence of W. C. Heraeus is the development, processing and distribution of precious and special metal products.

Established over 40 years ago, the Thick Film Business Unit today is a market leader in electronic materials such as thick film conductor-, resistor- and dielectric pastes and materials for passive components, as well as advanced materials like LTCC products, photoetchable pastes and energy products.

#### Hesse & Knipps GmbH

Vattmannstr. 6, 33100 Paderborn, GER Phone: +49 5251 15600 info@hesse-knipps.com - www.hesse-knipps.com

The Hesse & Knipps GmbH develops and delivers world-wide automatic machines for the semiconductor industry:

Wedge-wedge thin wire bonder:

BONDJET 71x/8xx; working area up to 12.3" x 16.14"; fine pitch 40µm; gold- and aluminium wire 12.5µm to 85µm; Ribbon 6µm x 50µm to 25µm x 250µm; PIEZO-bondheads 45°, 60°, 89° Heavy wire bonder:

BONDJET 9xx, working area up to 15" x 19.6", wire diameter 125µm - 500µm, frontcut and backcut Ultrasonic Flip Chip Bonder: FJ520, Wafer 4", 6", 8" Process integrated Quality Control (PiQC)





Heraeus





Solutions for Microelectronic Components

UTech

Ceramic Multi-layer and Fuel Cell Specialists



HESSE&KNIPPS

**300TH N. 13** 

#### Mechanical & Manufacturing Engineering

Loughborough University, Loughborough, LE11 3TU, UK

The leMRC focuses on sustaining and growing high value

manufacturing in the UK by delivering innovative new technologies, highly skilled people and strategic value to the electronics industry. The centre supports research across 21 UK universities ranging from large multi-institutional flagship projects to individual industrially relevant research studentships. For more information visit www.iemrc.org

#### **KOENEN HighTech Screens**

Otto-Hahn-Str. 40 85521 Ottobrunn - Germany Phone: +49 (89) 608650-0 Fax: +49 (89) 608650-30 info@koenen.de - www.koenen.de

Since the company was founded in 1968 the microelectronics industry has developed at a rapid rate. KOENEN has been keeping pace with these developments and has expanded its core competences: R&D and manufacture of innovative products for technical screen printing.

Today, KOENEN is considered one of the pioneers in high quality precision screens and accessories and is one of the market leaders in this capacity within Europe.

#### **KYOCERA** Fineceramics GmbH

Microelectronics Division Fritz-Müller-Str. 27 D-73730 Esslingen Germany Phone +49 (0) 711 93934-826 - Fax +49 (0) 711 93934-50 E-mail: sales.germany@kyocera.de - www.kyocera.de

MEMS technology is very promisingly emerging and spreading its real applications, especially inertial sensors and RF field in near future. One if the critical paths for the success of MEMS commercialization in those applications is a proper choice of package. Kyocera provides small size surface mount ceramic packages that have cavity structure (available on both top and bottom) and provide hermetic or vacuum sealing for stabilizing the sensor behavior. The ceramic packages are well established and suitable for those sensor applications with its high rigidity and low thermal expansion. Major Applications: Crystal Units, Crystal Oscillators, SAW Filters, Duplexers, and MEMS Devices (Accelerometers,Gyroscopes, Magnetic Sensors, Pressure Sensors, Infrared Sensors, Micro Mirror Arrays, Silicon Microphones, Silicon Oscillators, RF-MEMS Switch etc.)

#### Lord Corporation

Chemin du Pavillon, 2 1218 Le Grand-Saconnex Geneva, Switzerland steve\_brown@lord.com

MAIREC Edelmetallgesellschaft mbH

Siemensstrasse 20 D-63755 Alzenau Tel.: +49 (0) 6023 9169-85 Fax.: +49-(0) 6023 9169-12 g.kafka@mairec.com - www.mairec.com









**BOOTH N. 19** 

#### METALLUX SA

Via Moree 12 - 0041916406450 - 0041916406451 info@metallux ch - www metallux ch

Ceramic pressure sensors in thickfilm technology for gauge and absolute pressure, pressure ranges 60mbar-600bar, capacitive and piezoresistive pressure sensors, force sensors, silicon sensors, hybrid circuits

#### **Microcontrol Electronic**

Via Giuba, 11 - 20132 Milan Italy Phone +39 02 28314420 - Fax +39 02 2871777 info@microcontrol.org - www.microcontrol.org

Established in 1976. Microcontrol Electronic introduced the first worldwide automatic Taper and Detaper on the market in 1984. From this experience and improved technologies we created Leonardo 200 Series and Leonardo 300 Series, also available in semi-automatic version. These systems allow to laminate photopolymer film, used in TSV. 3D. BUMPING, WAFER LEVEL PACKAGING processes and MEMS application to create multilevel structures containing heavy topography or pre etched features on silicon wafers or any other substrate including glass and thru holes wafers up to 200 mm or 300 mm. Come to visit us at booth #6

#### Micropac/Novapack

www.micropac.it www.novapack.fr

Materials, components and service for the microelectronics industry. Sensors and MEMS. Microstructures in

special plastics. Hermetic and semi-hermetic packages made in ceramic, metal and plastic. Mil and Space approval. MicroDBC for power applications. Testing and assembly services. Design and manufacturing capability from prototypes to volume with excellent time-to-market.

#### Padar tecnologie

Via Spalato, 11 - 00198 Rome - Italy ph. 0039.06.86200577 - fax 0039.06.86325290 info@padar.it - www.padar.it

Acting as Technical Representatives for 30 years, Padar tecnologie provide OEMs with in-depth technical advise and qualified customer service. Assessment and qualification of state of the art technologies is supported at the highest level in order to minimise the time to market of new products.

#### Pac Tech

Am Schlangenhorst 15-17 - D-14641 Nauen - Germany ph.0049.3321.4495620 - fax 0049.3321.4495610 oppert@pactech.de - www.pactech.de

PacTech - Packaging Technologies is worldwide leader in wafer level manufacturing. Core technologies are centred around electroless Nickel/Gold underbumping and laser based solder deposition bumping. PacTech provide outsourcing services, equipment and technology transfer turnkey contracts.

#### **CPS** Technologies

111 South Worcester Street - Norton - Massachusetts - 02766 USA Ph.001.508.2220614 - Fax 001.508.2220220 marko@alsic.com - www.alsic.com

CPS is the world leader in providing AISiC thermal management materials, designs and products for the microelectronics and power electronics industries. Applications include pin film coolers for IGBT modules in hybrid electric vehicles, motor control power modules, DC/DC converters, high voltage power factor correction, uninterruptible power supplies and many others.







microcontrol



PADAR tecnologie







**BOOTH N. 14** 

**BOOTH N. 6** 

**B00TH N. 21** 

33

ELECTROVAC Curamik GmbH Im Gewerbepark D 75 - 93059 Regensburg Germany Ph. 0049.941.69809033 - 0049.941.68809099 OMA@electrovac.com - www.curamik.com

Curamik electronics is the market and technology leader in Direct Bonded Copper products (DBC), such as ceramic printed circuits boards and cooling systems. Application areas include energy management for the automotive industry in hybrid vehicles, fork lifts, traction control, inverters for photo-voltaic systems, wind generators and home appliances.

#### Batten & Allen

Bridge End - Love Lane Trading Estate Cirencester - Gloucestershire - England GL7 1NQ Ph. 0044.1285.655220 - Fax 0044.1285.652650 dwilson@batten-allen.co.uk - www.batten-allen.co.uk

Specialised stamping and plating of strip terminals and contacts is at the heart of Batten & Allen business to create precision products. Application is for second level and intermediate level assembly in a wide variety of fields including the medical, telecom, automotive and electronic industries.

#### **ESL Europe**

8 Commercial Road - Reading - Berkshire England RG2 0QZ Ph. 0044.118.9182425 - Fax 0044.118.9867331 KJones-Williams@esleurope.co.uk - www.electroscience.com

ESL - Electro Science Labs manufacture screen-printable pastes such as thick film conductors, dielectrics and resistors, ceramic tape systems and fired parts like porous alumina and zirconia cover plates. Applications are in hybrid microcircuits, multilayer microelectronics, chip components, heaters on steel and other substrates, photovoltaic solar cells, SOFC and other fuel cells.

#### Panasonic Factory Solutions Europe a Division of Panasonic Industrial Europe GmbH Hans-Pinsel-Straße 2 - D-85540 Haar Tel.: + 49 (0) 89 / 46159 - 365 - Fax: 49 (0) 89 / 46159 - 260 Mobile: + 49 (0) 173 / 6 259 225

e-mail: Reinhard.Windemuth@eu.panasonic.com

Flipchip Bonding - Dieattach - Plasma Cleaning

#### Poltronic Ltd.

Consulting and networking in microelectronics and packaging Paul Collander Espoo, Finland paul@poltronic.fi - www.poltronic.fi

**High Density Packaging User Group** Global projects on technology assessment

info@hdpug.org - WWW.HDPUG.ORG

### conpart®

info@conpart.no - www.conpart.no Polymer balls for the electronic industry





Panasonic.





300TH N. 5

# **DOTH N. 26**

**BOOTH N. 22** 

SAES Getters S.p.A. Viale Italia 77, 20020 Lainate (MI) PHONE: +39.02.93178.489 FAX: +39.02.93178.320 page@saes-group.com www.saesgetters.com

#### SUSS MicroTec

Schleissheimer Str. 90. D-85748 Garching +49-89-32007 0 info@suss.com - www.suss.com

SUSS MicroTec is a leading supplier of process and test solutions for markets such as 3D Integration, Advanced Packaging, MEMS, Nanotechnology and Compound Semiconductor. High-guality solutions enable customers to increase process performance while reducing cost of ownership.

SUSS MicroTec supports more than 8.000 installed mask aligners, coaters, bonders and probe systems with a global infrastructure for applications and service. SUSS MicroTec is headquartered in Garching near Munich. Germany. For more information. visit www.suss.com.

#### VIA electronic

Robert-Friese-Strasse 3. D-07629 Hermsdorf Ph. +49(0)36601 81529 - Fax +49(0)36601 info@via-electronic.de - www.via-electronic.de

#### Smart LTCC Foundry providing:

CAD Design; Prototyping; Flexible state of the art manufacturing of RF Packages; Sensor Packages; Multichip Modules: Multilaver Boards: Thinfilm compatible substrates.

#### Viscom AG

Carl-Buderus-Str. 9-15, 30455 Hannover, Germany Phone: +49 511 949960 - Fax: +49 511 94996 900 info@viscom.com\_www.viscom.com

Viscom - Systems and solutions for AOI and X-ray inspection

Since 1984, Viscom has developed and manufactured premium inspection systems for quality assurance. They are used in nearly all industrial sectors - from the automotive and electronics industries to aviation and aerospace, even the semiconductor and photovoltaic industries. In the electronics assembly inspection sector, today the company is European market leader and is one of the three leading suppliers worldwide. With branches and representatives in Europe, Asia and the Americas, Viscom is globally poised.

#### Media Sponsors Advanced

Packaging Micronews



**VIA** electronic

ision technology





**BOOTH N. 25** 

## GENERAL INFORMATION

#### Secretariat Hours

| Monday, June 15 <sup>th</sup> :  | 8.30 - 18.30 |
|----------------------------------|--------------|
| Tuesday, June 16 <sup>th</sup> : | 8.30 - 18.30 |
| Wednesday, June 17th:            | 8.30 - 18.30 |
| Thursday, June 18th:             | 8.30 - 13.00 |

#### Speakers

All speakers are kindly requested to meet their chairperson at the speaker room (1st floor) 15 minutes before the beginning of their session All presentations must be given to the technician of the speakers room at least one hour before the beginning of the Session

#### Coffee Breaks and Meals

Coffee breaks will be served in the exhibition area. Lunch will be served in the restaurant on the ground floor.

Lunch tickets can be found inside the registration envelope. Additional tickets are available at the secretariat desk ( $\notin$  28,00)

#### Badge

You will be requested to wear your personal badge to enter the Conference Rooms.

#### Social Programme

Monday June 15<sup>th</sup>, 19.00: Welcome Cocktail for all participants and exhibitors Winter Garden, 1st floor Extra tickets can be bought at the Secretariat desk (€ 28,00)

Tuesday June 16<sup>th</sup>, 20.00:

Gala Dinner at Rimini Grand Hotel Parco Federico Fellini Extra tickets can be bought at the Secretariat desk (€ 80,00)

#### Accompanying Persons' Programme

Tuesday June 16<sup>th</sup>: Visit of San Marino (half day)

Guided tour of San Marino to discover the most important monuments of the historical centre: the citadel, the small city centre with its districts and ancient stone buildings and the three mediaeval castles with an incomparable view that extends from the Tuscan-Romagna Appennine mountains to the Adriatic coast.

A trip, not only touristic, into the legend of a country which has been able to safeguard its thousands of years of history.

Rate per person € 25,00 inclusive of: transfer by coach, hostess, tour guide of the city (1 hour), free time for shopping. Entrance tickets to the monuments are not included. Valid for a group of minimum 30 people. For confirmation ask the secretariat

#### Wednesday, June 17th: Visit of Ravenna (full day)

A visit to the last capital of the Roman Empire in the West, Ravenna, that still preserves superb examples of Byzantine art: the mosaics. Eight of its religious buildings decorated with mosaics have been declared patrimony of humanity by UNESCO. You will then enjoy a delicious Italian lunch in a restaurant of the city centre and continue with a visit of Dante's Tomb and Museum. The tour ends with a stop just outside Ravenna, to see the beautifully located Basilica of Sant'Apollinare in Classe whose magnificent mosaics would alone be well worth a visit.

Rate per person € 75,00 inclusive of: transfer by coach, hostess, tour guide of the city (up to 6 hours visit), lunch, Vat. The above mentioned rate do not include the entrance tickets to the monuments. The cost of the ticket that includes the entrance to S.Vitale, Galla Placidia, Battistero Neoniano, Museo Arcivescovile, Sant' Apollinare in Nuovo, is of € 7,50 per person, to be paid directly on the spot.

The cost of the ticket for the Basilica of Sant' Apollinare in Classe is of  $\in$  3,00 per person, to be paid directly on the spot.

The rate in valid for a group of minimum 30 people. For confirmation ask the secretariat

#### Tourist Information

For turistic maps and information on public transportation, please contact the APT desk in the Palacongressi main hall.



Grand Hotel di Rimini